

# 28.7.5 FIFO Configuration Registers Description

# 28.7.5.1 Register FIFO[i]\_CH[z]\_CTRL

# FIFOi Channel z Control Register

|    | CHz_C<br>Channe |    | -  |    | (      | 018400 | 0 <sub>H</sub> +i*40 | )00 <sup>H</sup> +z, | *40 <sub>H</sub> ) | Ар | plicati | on Res     | et Valu | e: 0000 | 0000 <sub>H</sub> |
|----|-----------------|----|----|----|--------|--------|----------------------|----------------------|--------------------|----|---------|------------|---------|---------|-------------------|
| 31 | 30              | 29 | 28 | 27 | 26     | 25     | 24                   | 23                   | 22                 | 21 | 20      | 19         | 18      | 17      | 16                |
|    | i               | i  | i  |    | i      |        |                      | 0                    |                    | i  | i.      | 1          |         |         |                   |
|    | 1               |    | l  |    |        |        | 1                    | r                    |                    | I  |         |            | 1       |         |                   |
| 15 | 14              | 13 | 12 | 11 | 10     | 9      | 8                    | 7                    | 6                  | 5  | 4       | 3          | 2       | 1       | 0                 |
|    | 1               | 1  | 1  | 1  | '<br>' | 0      | 1                    | 1                    | 1                  | 1  | 1       | WULO<br>CK | FLUSH   | RAP     | RBM               |
| *  | *               |    |    |    |        | r      |                      |                      |                    |    |         | rw         | rw      | rw      | rw                |

| Field  | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RBM    | 0    | rw   | Ring buffer mode enable  0 <sub>B</sub> Normal FIFO operation mode  1 <sub>B</sub> Ring buffer mode                                                                                                                                                                                                                                                                                                    |
| RAP    | 1    | rw   | RAM access priority RAP bit is only functional in register FIFO_0_CTRL. The priority is defined for all FIFO channels there.  0 <sub>B</sub> FIFO ports have higher access priority than AEI-IF  1 <sub>B</sub> AEI-IF has higher access priority than FIFO ports                                                                                                                                      |
| FLUSH  | 2    | rw   | FIFO Flush control  A FIFO Flush operation resets the FIFO[i]_CH[z]_FILL_LEVEL,  FIFO[i]_CH[z]_WR_PTR and FIFO[i]_CH[z]_RD_PTR registers to their initial values.  0 <sub>B</sub> Normal operation  1 <sub>B</sub> Execute FIFO flush (bit is automatically cleared after flush)                                                                                                                       |
| WULOCK | 3    | rw   | RAM write unlock Enable/disable direct RAM write access to the memory mapped FIFO region. Only the bit WULOCK of register FIFO[i]_CH0_CTRL enables/disables the direct RAM write access for all FIFO channel (whole FIFO RAM). The WULOCK bits of the other channels are writeable but have no effect.  0 <sub>B</sub> Direct RAM write access disabled 1 <sub>B</sub> Direct RAM write access enabled |
| 0      | 31:4 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                       |



16

**Generic Timer Module (GTM)** 

## 28.7.5.2 Register FIFO[i]\_CH[z]\_END\_ADDR

#### FIFOi Channel z End Address Register

#### FIFOi\_CHz\_END\_ADDR (i=0-2;z=0-7)

| FIFOi C | hanne | l z End | Addre | ss Regi | ister ( | 018404 | 4 <sub>H</sub> +i*40 | )00 <sub>H</sub> +z | *40 <sub>H</sub> ) |    |    | R  | eset Va | alue: T | able 19 |
|---------|-------|---------|-------|---------|---------|--------|----------------------|---------------------|--------------------|----|----|----|---------|---------|---------|
| 31      | 30    | 29      | 28    | 27      | 26      | 25     | 24                   | 23                  | 22                 | 21 | 20 | 19 | 18      | 17      | 16      |
|         |       |         |       |         |         |        |                      | 0                   |                    |    |    |    |         |         |         |
|         | r     |         |       |         |         |        |                      |                     |                    |    |    |    |         |         |         |
| 15      | 14    | 13      | 12    | 11      | 10      | 9      | 8                    | 7                   | 6                  | 5  | 4  | 3  | 2       | 1       | 0       |
| 0 ADDR  |       |         |       |         |         |        |                      |                     |                    |    |    | 1  |         |         |         |
|         |       | ı       | r     |         |         |        |                      |                     |                    | r  | W  |    |         |         |         |

| Field | Bits  | Туре | Description                                                                                                                       |
|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 9:0   | rw   | End address for FIFO channel z value for ADDR is calculated as ADDR = 128*(x+1)-1 A write access will flush the regarding channel |
| 0     | 31:10 | r    | Reserved Read as zero, shall be written as zero.                                                                                  |

#### Table 19 Reset Values of FIFOi\_CHz\_END\_ADDR (i=0-2;z=0-7)

| Reset Type        | Reset Value        | Note |
|-------------------|--------------------|------|
| Application Reset | 0x80 * (z + 1) - 1 |      |

# 28.7.5.3 Register FIFO[i]\_CH[z]\_START\_ADDR

### FIFOi Channel z Start Address Register

## FIFOi\_CHz\_START\_ADDR (i=0-2;z=0-7)

FIFOi Channel z Start Address Register (018408<sub>H</sub>+i\*4000<sub>H</sub>+z\*40<sub>H</sub>) **Reset Value: Table 20** 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17

|          |    |    |    |    |    |   |   | ) |   |    |    |   |   |   |   |
|----------|----|----|----|----|----|---|---|---|---|----|----|---|---|---|---|
|          |    |    |    |    | 1  | l |   | r | 1 |    | I  | l | 1 |   |   |
| 15       | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|          |    | (  | )  |    |    |   |   |   |   | AD | DR |   |   |   |   |
| <u> </u> | 1  |    | r  | 1  | 1  |   | 1 |   | 1 | r  | W  | 1 | 1 | l |   |

| Field | Bits | Туре | Description                                                                                             |
|-------|------|------|---------------------------------------------------------------------------------------------------------|
| ADDR  | 9:0  | rw   | Start address for FIFO channel z                                                                        |
|       |      |      | Initial value for ADDR is calculated as ADDR = 128*z.  A write access will flush the regarding channel. |



| Field | Bits  | Туре | Description                             |
|-------|-------|------|-----------------------------------------|
| 0     | 31:10 | r    | Reserved                                |
|       |       |      | Read as zero, shall be written as zero. |

#### Table 20 Reset Values of FIFOi\_CHz\_START\_ADDR (i=0-2;z=0-7)

| Reset Type        | Reset Value | Note |
|-------------------|-------------|------|
| Application Reset | 0x80 * z    |      |

## 28.7.5.4 Register FIFO[i]\_CH[z]\_UPPER\_WM

#### FIFOi Channel z Upper Watermark Register

#### FIFOi\_CHz\_UPPER\_WM (i=0-2;z=0-7)

FIFOi Channel z Upper Watermark Register(01840C<sub>H</sub>+i\*4000<sub>H</sub>+z\*40<sub>H</sub>) Application Reset Value: 0000 0060<sub>H</sub>

| •        |    | <b>-</b> PP |    |    |    |          | о . о он |    | т – . | 'H' ''P | P 1. Cu 1. |    |    |    | Н  |
|----------|----|-------------|----|----|----|----------|----------|----|-------|---------|------------|----|----|----|----|
| 31       | 30 | 29          | 28 | 27 | 26 | 25       | 24       | 23 | 22    | 21      | 20         | 19 | 18 | 17 | 16 |
|          | ı  | ı           | ı  | ı  | ı  | ı        | •        | D  | ı     | ı       | 1          | I  | ı  | I  | 1  |
|          | 1  | 1           | 1  | Ī  | 1  | I        |          | r  | 1     | I       | 1          | Ī  | 1  | Ĭ  |    |
| 15       | 14 | 13          | 12 | 11 | 10 | 9        | 8        | 7  | 6     | 5       | 4          | 3  | 2  | 1  | 0  |
|          |    |             | 0  |    |    |          |          | ı  | ·     | AD      | DR         | I  | ı  | I  | '  |
| <u> </u> |    |             | r  | 1  |    | <u> </u> |          | 1  |       | r       | W          |    | 1  |    |    |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 9:0   | rw   | Upper watermark address for channel z  The upper watermark is configured as a relative fill level of the FIFO.  ADDR must be in range:  0 <= ADDR <= FIFO[i]_CH[x]_END_ADDR - FIFO[i]_CH[x]_START_ADDR.  Initial value for ADDR is defined as ADDR = 0x60. |
| 0     | 31:10 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                           |

## 28.7.5.5 Register FIFO[i]\_CH[z]\_LOWER\_WM

### FIFOi Channel z Lower Watermark Register

#### FIFOi\_CHz\_LOWER\_WM (i=0-2;z=0-7)

FIFOi Channel z Lower Watermark Register(018410<sub>H</sub>+i\*4000<sub>H</sub>+z\*40<sub>H</sub>) Application Reset Value: 0000 0020<sub>H</sub>

| 31 | 30 | 29     | 28       | 27 | 26 | 25 | 24     | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|--------|----------|----|----|----|--------|----|----|----|----|----|----|----|----|
|    | 1  | 1      | ı        | 1  | ı  | ı  | '<br>( | 0  | 1  | 1  | 1  | I  | ı  | I  | ı  |
|    | 1  | I      | I        | 1  | I  | I  | 1      | 1  | I  | 1  | 1  | 1  | I  | 1  | I  |
|    |    |        |          |    |    |    |        | r  |    |    |    |    |    |    |    |
| 15 | 14 | 13     | 12       | 11 | 10 | 9  | 8      | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    | ı  | '<br>( | <b>)</b> |    | ı  |    | ı      | ı  | ı  | AD | DR | I  | ı  | I  | ı  |
|    | 1  | 1      | 1        | 1  | 1  |    | 1      | 1  | 1  | 1  | 1  |    | 1  |    | 1  |
|    |    |        | r        |    |    |    |        |    |    | r  | W  |    |    |    |    |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 9:0   | rw   | Lower watermark address for channel z  The lower watermark is configured as a relative fill level of the FIFO.  ADDR must be in range:  0 <= ADDR <= FIFO[i]_CH[z]_END_ADDR - FIFO[i]_CH[z]_START_ADDR.  Initial value for ADDR is defined as ADDR = 0x20. |
| 0     | 31:10 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                           |

# 28.7.5.6 Register FIFO[i]\_CH[z]\_STATUS

# FIFOi Channel z Status Register

| FIFOi_<br>FIFOi ( | (  | 01841 | 4 <sub>H</sub> +i*4( | 000 <sub>H</sub> +z | *40 <sub>H</sub> ) | Ар | plicati | on Res | et Valu | e: 0000 | 0005 <sub>H</sub> |           |            |      |           |
|-------------------|----|-------|----------------------|---------------------|--------------------|----|---------|--------|---------|---------|-------------------|-----------|------------|------|-----------|
| 31                | 30 | 29    | 28                   | 27                  | 26                 | 25 | 24      | 23     | 22      | 21      | 20                | 19        | 18         | 17   | 16        |
|                   |    |       |                      |                     |                    |    |         | 0      |         |         |                   |           |            |      |           |
|                   |    | II.   | I                    |                     | 1                  |    |         | r      |         |         |                   | 1         | <u>I</u>   |      |           |
| 15                | 14 | 13    | 12                   | 11                  | 10                 | 9  | 8       | 7      | 6       | 5       | 4                 | 3         | 2          | 1    | 0         |
|                   |    | 1     | 1                    | 1                   | ,                  | 0  | 1       |        | 1       |         |                   | UP_W<br>M | LOW_<br>WM | FULL | EMPT<br>Y |
|                   |    |       |                      |                     |                    | r  |         |        |         |         |                   | r         | r          | r    | r         |

| Field  | Bits | Туре | Description                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|--------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| ЕМРТҮ  | 0    | r    | FIFO is empty Bit only applicable in normal mode.  0 <sub>B</sub> Fill level greater then 0  1 <sub>B</sub> Fill level = 0                                                                                                      |  |  |  |  |  |  |  |
| FULL   | 1    | r    | FIFO is full  Bit only applicable in normal mode.  0 <sub>B</sub> Fill level less than FIFO[i]_CH[z]_END_ADDR - FIFO[i]_CH[z]_START_ADDR + 1  1 <sub>B</sub> Fill level = FIFO[i]_CH[z]_END_ADDR - FIFO[i]_CH[z]_START_ADDR + 1 |  |  |  |  |  |  |  |
| LOW_WM | 2    | r    | Lower watermark reached  Bit only applicable in normal mode.  0 <sub>B</sub> Fill level greater than lower watermark  1 <sub>B</sub> Fill level less than or equal to lower watermark                                           |  |  |  |  |  |  |  |
| UP_WM  | 3    | r    | Upper watermark reached Bit only applicable in normal mode.  0 <sub>B</sub> Fill level less than upper watermark  1 <sub>B</sub> Fill level greater than or equal to upper watermark                                            |  |  |  |  |  |  |  |



| Field | Bits | Туре | Description                             |
|-------|------|------|-----------------------------------------|
| 0     | 31:4 | r    | Reserved                                |
|       |      |      | Read as zero, shall be written as zero. |

# 28.7.5.7 Register FIFO[i]\_CH[z]\_FILL\_LEVEL

## FIFOi Channel z Fill Level Register

#### FIFOi CHz FILL LEVEL (i=0-2:z=0-7)

| FIFOi ( | _  | _  | •  | Registe | •  | (01841 | 8 <sub>H</sub> +i*40 | )00 <sub>H</sub> +z | '40 <sub>H</sub> ) | Ар    | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---------|----|----|----|---------|----|--------|----------------------|---------------------|--------------------|-------|---------|--------|---------|---------|-------------------|
| 31      | 30 | 29 | 28 | 27      | 26 | 25     | 24                   | 23                  | 22                 | 21    | 20      | 19     | 18      | 17      | 16                |
|         |    |    |    |         |    |        | (                    | 0                   |                    |       |         |        |         |         |                   |
|         | 1  | 1  | I  | I       | 1  |        | 1                    | r                   | I                  |       | I       | I      | I       | I       |                   |
| 15      | 14 | 13 | 12 | 11      | 10 | 9      | 8                    | 7                   | 6                  | 5     | 4       | 3      | 2       | 1       | 0                 |
|         |    | 0  |    |         |    |        |                      |                     |                    | LEVEL |         |        |         |         |                   |
| 1       | 1  | r  | 1  | 1       | 1  |        | 1                    | 1                   | 1                  | r     | 1       | 1      | 1       | 1       |                   |

| Field | Bits  | Туре | Description                                                                   |
|-------|-------|------|-------------------------------------------------------------------------------|
| LEVEL | 10:0  | r    | Fill level of the current FIFO                                                |
|       |       |      | LEVEL is in range:                                                            |
|       |       |      | $0 \le LEVEL \le FIFO[i]\_CH[z]\_END\_ADDR - FIFO[i]\_CH[z]\_START\_ADDR + 1$ |
|       |       |      | Register content is compared to the upper and lower watermark values          |
|       |       |      | for this channel to detect watermark over- and underflow.                     |
| 0     | 31:11 | r    | Reserved                                                                      |
|       |       |      | Read as zero, shall be written as zero.                                       |

# 28.7.5.8 Register FIFO[i]\_CH[z]\_WR\_PTR

# FIFOi Channel z Write Pointer Register

#### FIFOi\_CHz\_WR\_PTR (i=0-2;z=0-7)

| FIFOi ( | Channe | l z Writ | te Poin | ter Re | gister ( | 018410 | C <sub>H</sub> +i*40 | 00 <sub>H</sub> +z | *40 <sub>H</sub> ) |    |    | R  | eset Va | alue: T | able 21 |
|---------|--------|----------|---------|--------|----------|--------|----------------------|--------------------|--------------------|----|----|----|---------|---------|---------|
| 31      | 30     | 29       | 28      | 27     | 26       | 25     | 24                   | 23                 | 22                 | 21 | 20 | 19 | 18      | 17      | 16      |
|         | ı      | ı        | I       | ı      | ı        | I      | •                    | <b>)</b>           | ı                  | !  | I  | I  | I       | I       | !       |
|         | 1      | I        |         | 1      | I        |        |                      | r                  | I                  |    |    |    |         |         |         |
| 15      | 14     | 13       | 12      | 11     | 10       | 9      | 8                    | 7                  | 6                  | 5  | 4  | 3  | 2       | 1       | 0       |
|         | 1      | •        | ,<br>)  | 1      | 1        |        |                      |                    |                    | AD | DR |    |         | 1       | ,       |
| 1       |        |          | r       |        | 1        |        |                      |                    |                    |    | r  |    |         |         |         |



| Field | Bits  | Туре | Description                                                                                                          |
|-------|-------|------|----------------------------------------------------------------------------------------------------------------------|
| ADDR  | 9:0   | r    | Position of the write pointer                                                                                        |
|       |       |      | ADDR must be in range 0 <= ADDR <= 1023. Initial value for ADDR is defined as ADDR = <b>FIFO[i]_CH[z]_START_ADDR</b> |
| 0     | 31:10 | r    | Reserved                                                                                                             |
|       |       |      | Read as zero, shall be written as zero.                                                                              |

#### Table 21 Reset Values of FIFOi\_CHz\_WR\_PTR (i=0-2;z=0-7)

| Reset Type        | Reset Value | Note |
|-------------------|-------------|------|
| Application Reset | 0x80 * z    |      |

## 28.7.5.9 Register FIFO[i]\_CH[z]\_RD\_PTR

### FIFOi Channel z Read Pointer Register

#### FIFOi\_CHz\_RD\_PTR (i=0-2;z=0-7)

FIFOi Channel z Read Pointer Register (018420<sub>H</sub>+i\*4000<sub>H</sub>+z\*40<sub>H</sub>) **Reset Value: Table 22** 31 30 25 24 26 21 20 19 18 17 16 0 15 14 13 12 11 10 8 7 6 0 **ADDR** 0

| Field | Bits  | Туре | Description                                                                                                                               |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 9:0   | r    | Position of the read pointer  ADDR must be in range 0 ≤ ADDR ≤ 1023. Initial value for ADDR is defined as ADDR = FIFO[i]_CH[z]_START_ADDR |
| 0     | 31:10 | r    | Reserved Read as zero, shall be written as zero.                                                                                          |

#### Table 22 Reset Values of FIFOi\_CHz\_RD\_PTR (i=0-2;z=0-7)

| Reset Type               | Reset Value | Note |
|--------------------------|-------------|------|
| <b>Application Reset</b> | 0x80 * z    |      |



# 28.7.5.10 Register FIFO[i]\_CH[z]\_IRQ\_NOTIFY

# FIFOi Channel z Interrupt Notification Register

## FIFOi\_CHz\_IRQ\_NOTIFY (i=0-2;z=0-7)

FIFOi Channel z Interrupt Notification Register(018424<sub>H</sub>+i\*4000<sub>H</sub>+z\*40<sub>H</sub>) Application Reset Value: 0000 0005<sub>H</sub>

| OOOO |    |    |    |    |    |    |    |    |    |    |    |              |              |               |                    |
|------|----|----|----|----|----|----|----|----|----|----|----|--------------|--------------|---------------|--------------------|
| 31   | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19           | 18           | 17            | 16                 |
|      | ı  | ı  | 1  | ı  | ı  | ı  |    | 0  | ı  | ı  | ı  | 1            | ı            | I             | ı                  |
|      | ı  | ı  | 1  | ı  | I  | I  | 1  | r  | ı  | 1  | ı  | 1            | ı            | I             |                    |
| 15   | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3            | 2            | 1             | 0                  |
|      | 1  | 1  |    | 1  | •  | 0  |    | 1  | 1  |    |    | FIFO_<br>UWM | FIFO_<br>LWM | FIFO_<br>FULL | FIFO_<br>EMPT<br>Y |
| 1    | 1  | 1  | .1 | 1  |    | r  | _1 | 1  | 1  | _1 | 1  | rw           | rw           | rw            | rw                 |

| Field      | Bits | Type | Description                                                                |
|------------|------|------|----------------------------------------------------------------------------|
| FIFO_EMPTY | 0    | rw   | FIFO is empty                                                              |
|            |      |      | This bit will be cleared on a CPU write access of value '1'. A read access |
|            |      |      | leaves the bit unchanged.                                                  |
|            |      |      | 0 <sub>B</sub> No interrupt occurred                                       |
|            |      |      | 1 <sub>B</sub> FIFO Empty interrupt occurred                               |
| FIFO_FULL  | 1    | rw   | FIFO is full                                                               |
|            |      |      | See bit 0.                                                                 |
| FIFO_LWM   | 2    | rw   | FIFO lower watermark was under-run                                         |
|            |      |      | See bit 0.                                                                 |
| FIFO_UWM   | 3    | rw   | FIFO upper watermark was over-run                                          |
|            |      |      | See bit 0.                                                                 |
| 0          | 31:4 | r    | Reserved                                                                   |
|            |      |      | Read as zero, shall be written as zero.                                    |



# 28.7.5.11 Register FIFO[i]\_CH[z]\_IRQ\_EN

# FIFOi Channel z Interrupt Enable Register

## FIFOi\_CHz\_IRQ\_EN (i=0-2;z=0-7)

| FIFOi C | _  |    |    | Enable | Regist | er(018 | 428 <sub>H</sub> +i | *4000 <sub>H</sub> | +z*40 <sub>H</sub> | ) Ар | plicati | ion Res | et Valu       | e: 0000                 | 0000 <sub>H</sub> |
|---------|----|----|----|--------|--------|--------|---------------------|--------------------|--------------------|------|---------|---------|---------------|-------------------------|-------------------|
| 31      | 30 | 29 | 28 | 27     | 26     | 25     | 24                  | 23                 | 22                 | 21   | 20      | 19      | 18            | 17                      | 16                |
|         | Į. | ,  | ·  | '      | •      | Į.     |                     | <b>D</b>           | ,                  | ı    | ,       | •       | •             | •                       | '                 |
|         | I  | 1  | 1  | ı      | 1      | I      | I                   | r                  | 1                  | I    | 1       |         | 1             | 1                       |                   |
| 15      | 14 | 13 | 12 | 11     | 10     | 9      | 8                   | 7                  | 6                  | 5    | 4       | 3       | 2             | 1                       | 0                 |
|         | I  | l  | ı  | ı      | (      | )      | I                   | l                  | l                  | I    | ı       | IRQ_E   | LWM_I<br>RQ_E | FIFO_<br>FULL_<br>IRQ_E | EMPT<br>Y_IRQ     |
|         | I. | 1  | 1  | 1      | 1      | 1      | 1                   | I.                 | 1                  | 1    | 1       | N       | N             | N                       | _EN               |
|         |    |    |    |        |        | r      |                     |                    |                    |      |         | rw      | rw            | rw                      | rw                |

| Field                 | Bits | Туре | Description                                                                                                                                                                      |
|-----------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO_EMPTY_<br>IRQ_EN | 0    | rw   | FIFO Empty interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM           |
| FIFO_FULL_IR<br>Q_EN  | 1    | rw   | FIFO Full interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM            |
| FIFO_LWM_IR<br>Q_EN   | 2    | rw   | FIFO Lower Watermark interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |
| FIFO_UWM_IR<br>Q_EN   | 3    | rw   | FIFO Upper Watermark interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |
| 0                     | 31:4 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                 |



# 28.7.5.12 Register FIFO[i]\_CH[z]\_IRQ\_FORCINT

# FIFOi Channel z Force Interrupt Register

## FIFOi\_CHz\_IRQ\_FORCINT (i=0-2;z=0-7)

| _  | _  | l z For | ,  |    | egiste: | r(0184 | 2C <sub>H</sub> +i*4 | 1000 <sub>H</sub> + | z*40 <sub>H</sub> ) | Ар | plicati | on Res               | et Valu | e: 0000               | 0000 <sub>H</sub>      |
|----|----|---------|----|----|---------|--------|----------------------|---------------------|---------------------|----|---------|----------------------|---------|-----------------------|------------------------|
| 31 | 30 | 29      | 28 | 27 | 26      | 25     | 24                   | 23                  | 22                  | 21 | 20      | 19                   | 18      | 17                    | 16                     |
|    | '  | ļ       | ,  | ļ  |         | ļ      | •                    | <b>)</b>            | ' '                 |    | '       | ,                    |         | ļ                     |                        |
|    |    | 1       | 1  | 1  | 1       |        |                      | r                   |                     |    |         |                      |         |                       |                        |
| 15 | 14 | 13      | 12 | 11 | 10      | 9      | 8                    | 7                   | 6                   | 5  | 4       | 3                    | 2       | 1                     | 0                      |
|    | 1  | 1       | 1  | 1  | (       | )      | 1                    | 1                   | 1 1                 |    | 1       | TRG_F<br>IFO_U<br>WM | _       | TRG_F<br>IFO_F<br>ULL | TRG_F<br>IFO_E<br>MPTY |
|    |    |         |    |    |         | •      |                      |                     | •                   |    |         | rw                   | r\//    | r\A/                  | r\A/                   |

| Field              | Bits | Туре | Description                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|--------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| TRG_FIFO_EM<br>PTY | 0    | rw   | Force interrupt of FIFO Empty status This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL  0 <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in FIFO[i]_CH[z]_IRQ_NOTIFY register |  |  |  |  |  |  |  |
| TRG_FIFO_FU<br>LL  | 1    | rw   | Force interrupt of FIFO Full status This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in FIFO[i]_CH[z]_IRQ_NOTIFY register |  |  |  |  |  |  |  |
| TRG_FIFO_LW<br>M   | 2    | rw   | Force interrupt of Lower Watermark This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  0 <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in FIFO[i]_CH[z]_IRQ_NOTIFY register  |  |  |  |  |  |  |  |
| TRG_FIFO_U<br>WM   | 3    | rw   | Force interrupt of Upper Watermark This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in FIFO[i]_CH[z]_IRQ_NOTIFY register  |  |  |  |  |  |  |  |
| 0                  | 31:4 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |



# 28.7.5.13 Register FIFO[i]\_CH[z]\_IRQ\_MODE

## FIFOi Channel z Interrupt Mode Control Register

## FIFOi\_CHz\_IRQ\_MODE (i=0-2;z=0-7)

FIFOi Channel z Interrupt Mode Control Register(018430<sub>H</sub>+i\*4000<sub>H</sub>+z\*40<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>

| 31 | 30 | 29 | 28 | 27 | 26 | 25       | 24 | 23 | 22 | 21 | 20 | 19                   | 18                     | 17   | 16   |
|----|----|----|----|----|----|----------|----|----|----|----|----|----------------------|------------------------|------|------|
|    | ı  | 1  | 1  | 1  |    | I        |    | 0  |    | ı  | ı  | ı                    |                        |      |      |
|    | 1  | 1  | 1  | 1  | 1  | I        | 1  | r  | 1  | ı  | ı  | 1                    |                        |      |      |
| 15 | 14 | 13 | 12 | 11 | 10 | 9        | 8  | 7  | 6  | 5  | 4  | 3                    | 2                      | 1    | 0    |
|    | ı  |    | l  | l  | •  | )        | 1  | l  | !  | I  | I  | DMA_<br>HYST_<br>DIR | DMA_<br>HYSTE<br>RESIS | IRQ_ | MODE |
|    | 1  | 1  | l  | 1  |    | <u> </u> | 1  | 1  | 1  | 1  | 1  | rw                   | rw                     | r    | W    |

| Field              | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ_MODE           | 1:0  | rw   | IRQ mode selection The interrupt modes are described in Section 28.4.5.  00 <sub>B</sub> Level mode  01 <sub>B</sub> Pulse mode  10 <sub>B</sub> Pulse-Notify mode  11 <sub>B</sub> Single-Pulse mode                                                                                                                                                                                                                                                                                                                                           |
| DMA_HYSTER<br>ESIS | 2    | rw   | Enable DMA hysteresis mode  0 <sub>B</sub> Disable FIFO hysteresis for DMA access  1 <sub>B</sub> Enable FIFO hysteresis for DMA access                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMA_HYST_DI        | 3    | rw   | In the case of DMA writing data to a FIFO, the DMA requests must be generated by the lower watermark. If the DMA hysteresis is enabled, the FIFO does not generate a new DMA request until the upper watermark is reached.  In the case of DMA reading data from FIFO, the DMA requests must be generated by the upper watermark. If the DMA hysteresis is enabled, the FIFO does not generate a new DMA request until the lower watermark is reached. $0_B$ DMA direction read in hysteresis mode $1_B$ DMA direction write in hysteresis mode |
| 0                  | 31:4 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



# 28.7.5.14 Register FIFO[i]\_CH[z]\_EIRQ\_EN

## FIFOi Channel z Error Interrupt Enable Register

## FIFOi\_CHz\_EIRQ\_EN (i=0-2;z=0-7)

FIFOi Channel z Error Interrupt Enable Register(018434<sub>H</sub>+i\*4000<sub>H</sub>+z\*40<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16          |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|-------------|
|    | 1  |    | ı  | ı  |    |    |    | 0  |    | 1  | 1  |       |       | ı     | '           |
|    | 1  | 1  | 1  | 1  | Ī. |    | 1  | 1  | T. | 1  | 1  | 1     | Ĭ.    | 1     |             |
|    |    |    |    |    |    |    |    | r  |    |    |    |       |       |       |             |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0           |
|    | 1  | 1  | I  | I  | 1  |    | ı  | I  | ı  | 1  | 1  | FIFO_ | FIFO_ | FIFO_ | FIFO_       |
|    |    |    |    |    | (  | )  |    |    |    |    |    | UWM_  | LWM_  | FULL_ | <b>EMPT</b> |
|    |    |    |    |    |    |    |    |    |    |    |    | EIRQ_ | EIRQ_ | EIRQ_ | Y_EIR       |
|    | 1  | ı  | ı  | ı  | 1  |    | 1  | 1  | ı  | 1  | 1  | EN    | EN    | EN    | Q_EN        |
|    | •  |    |    |    | ı  | •  |    |    |    | •  |    | rw    | rw    | rw    | rw          |

| Field                  | Bits | Туре | Description                                                                                                                                                                                                    |
|------------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO_EMPTY_<br>EIRQ_EN | 0    | rw   | FIFO Empty error interrupt enable  0 <sub>B</sub> Disable error interrupt, error interrupt is not visible outside GTM  1 <sub>B</sub> Enable error interrupt, error interrupt is visible outside GTM           |
| FIFO_FULL_EI<br>RQ_EN  | 1    | rw   | FIFO Full error interrupt enable  0 <sub>B</sub> Disable error interrupt, error interrupt is not visible outside GTM  1 <sub>B</sub> Enable error interrupt, error interrupt is visible outside GTM            |
| FIFO_LWM_EI<br>RQ_EN   | 2    | rw   | FIFO Lower Watermark error interrupt enable  0 <sub>B</sub> Disable error interrupt, error interrupt is not visible outside GTM  1 <sub>B</sub> Enable error interrupt, error interrupt is visible outside GTM |
| FIFO_UWM_EI<br>RQ_EN   | 3    | rw   | FIFO Upper Watermark error interrupt enable  0 <sub>B</sub> Disable error interrupt, error interrupt is not visible outside GTM  1 <sub>B</sub> Enable error interrupt, error interrupt is visible outside GTM |
| 0                      | 31:4 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                               |